#### ECE 2560 Introduction to Microcontroller-Based Systems



#### Lecture 22

# Interrupts I Assignment Project Exam Help







# Joke of the Day



Why do programmers prefer dark mode?

Because light attracts bugs.
Assignment Project Exam Help

https://tutorcs

WeChat: cstutores



### Interrupts



#### What is an embedded system without interrupts?

Interrupts are a very effective and efficient way to deal with event that are asynchronous with the CPU clock

- User input: e.g. Applignment Project Exam Help
- Input from sensors: e.g., via J<sup>2</sup>C
- Timers: e.g., start of the next symbol in a communication system

#### WeChat: cstutorcs

The alternative to using interrupts is periodic or constant polling

delay wasteful

In many embedded system applications, the MCU is idle (often in low power mode) waiting for interrupts

# Recap: Interrupt Handling 1



#### What happens when an interrupt flag is raised?

- CPU completes execution of current instruction
- Program Counter PC is pushed onto the stack
- Status Register SR is pushed onto the stack
- SR is cleared

Assignment Project Exam Help

https://tutorcs.com

WeChat: cstutorcs

Low power modes disabled

iority interrupt is selected

- The highest priority interrupt is selected ...
- ... its Interrupt Service Routine (ISR) is identified from the Interrupt
   Vector Table (IVT) ... Programmer's responsibility to fill the IVT
- ... address of the ISR is loaded into the PC
- CPU starts executing the ISR There is no explicit call to an ISR

# Recap: Interrupt Handling 2



#### **CPU** starts executing the ISR

- Unlike a subroutine, an ISR does not have input or output
- It can change global variables, it can use the stack
- If the ISR is using the stack, it has to clean up the stack before reti
- Many interrupts are inulti-sourced e.g., both ST and S2 trigger a flag in P1IFG and are served by the same ISR
- The ISR has to figure out which pin is implicated in the interrupt and perform the corresponding task.

  | Continue Continue
- The ISR must clear the interrupt flag it has served otherwise, interrupt flags are not cleared and there will be a continuous interrupt cycle

#### Return from interrupt: reti

- Restores the Status Register from stack
- Restores the Program Counter from stack

#### Legend:

Black: Runtime does it

Blue: Programmer does it



#### Interrupt Edge Select Register: PxIES

Bit PxIES.y selects the interrupt edge for pin Px.y

Raising Edge

PxIES.y = 0: PxIFG.y flag is set on a low-to-high transition
PxIES.y = 1: PxIFG.y flag is set on a low-to-high transition

PxIES.y = 1: PxIFG.y flag is set on a low-to-high transition

https://tutorcs.com

Falling Edge



ECE 2560 Introduction to Microcontroller-Based Systems – Irem Eryilmaz



Interrupt Edge Select Register: PxIES

Bit PxIES.y selects the interrupt edge for pin Px.y

Reading the manual slau367p.pdf...

Assignment Project Exam Help

NOTE: Writing to PxIES

Writing to PNES or P2IES for each corresponding I/O can result in setting the corresponding interrupt flag nttps://tutorcs.com

| PxIES             | PxIN         | PxIFG       |  |
|-------------------|--------------|-------------|--|
| WeChat            | t: cstutores | Will be set |  |
| 0 → 1             | 1            | Unchanged   |  |
| $1 \rightarrow 0$ | 0            | Unchanged   |  |
| $1 \rightarrow 0$ | 1            | Will be set |  |
|                   |              |             |  |

... you see that writing to PxIES can result in an inadvertent interrupt flag **Not great!** 

What to do? Select interrupt edge before enabling interrupts!

Also, clear interrupt flag after before next step



#### Interrupt Enable Register: PxIE

Bit PxIE.y enables the PxIFG.y interrupt flag associated with pin Px.y

```
PxIE.y = 0: Interrupt at pin Px.y is disabled
PxIE.y = 1: Interrupt at pin Px.y is disabled
PxIE.y = 1: Interrupt at pin Px.y is enabled

by default
```

https://tutorcs.com
To enable interrupts for Px.y you need to set the bit PxIE.y

WeChat: cstutorcs

You also need to enable general interrupts in the Status Register SR

Several ways to do this

BIT3, defined in header file



#### Interrupt Flag Register: PxIFG

Bit PxIFG.y is the interrupt flag associated with pin Px.y

PxIFG.y = 0: No interrupt is pending at pin Px.y
PxIFG.y = 1: As interrupt is pending at pin Px.y

If the interrupt is enabled

https://tutorcs.com
PxIFG.y is set by transitions, not static levels of input

Software, too, can set Px taggenerate a software-initiated interrupt The ISR is responsible for clearing **PxIFG.y** when it serves the interrupt Again, mind your order of writing to port configuration registers

NOTE: PxIFG flags when changing PxOUT, PxDIR, or PxREN

Writing to PxOUT, PxDIR, or PxREN can result in setting the corresponding PxIFG flags.

Clear interrupt flag after before enabling interrupts

# Populating the IVT



slas789d.pdf

Table 6-4. Interrupt Sources, Flags, and Vectors (continued)

| INTERRUPT SOURCE              | INTERRUPT FLAG                                                                                                                                                                                                    | SYSTEM<br>INTERRUPT  | WORD<br>ADDRESS | PRIORITY |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------|----------|
| eUSCI_B1 receive or transmit) | UCB1IFG: UCRXIFG, UCTXIFG (SPI mode) UCB1IFG: UCALIFG, UCNACKIFG, UCSTTIFG, UCSTPIFG, UCRXIFG0, UCTXIFG0, UCRXIFG1, UCTXIFG1, UCRXIFG2, UCTXIFG2, UCRXIFG3, UCTXIFG3, UCCNTIFG, UCBIT9IFG (I <sup>2</sup> C mode) | Maskable<br>Kam Heli | 0FFE2h          |          |
| DMA                           | DMA0CTL.DMAIFG, DMA1CYL.DMAIFG,<br>DMA2CTL.DMAIFG<br>(DMAIV) <sup>(1)</sup>                                                                                                                                       | Maskable             | 0FFE0h          |          |
| Timer_A TA1                   | https://www.cs.com                                                                                                                                                                                                | Maskable             | 0FFDEh          |          |
| Timer_A TA1                   | TA1CCR1.CCIFG to TA1CCR2.CCIFG,<br>TA1CTL.TAIFG<br>(TA1IV) <sup>(1)</sup>                                                                                                                                         | Maskable             | 0FFDCh          |          |
| I/O Port P1                   | Wechatipostutores                                                                                                                                                                                                 | Maskable             | 0FFDAh          |          |
| Timer_A TA2                   | TA2CCR0.CCIFG                                                                                                                                                                                                     | Maskable             | 0FFD8h          |          |

For a port P1 interrupt, the word address for interrupt vector is 0xFFDA When P1 raises an interrupt flag, execution will switch to the label that is given in this address

We need to write the label of the **ISR** that serves port P1 to this address **How?** 

# Populating the IVT



**How?** We will use assembler directives

We start by finding the word address for interrupt vector: 0xFFDA

We locate the word address in the linker file "Ink\_msp430fr6989.cmd"

```
Assignment Project Exam Help

Ink_msp430fr6989.cmd X S main.asm S main.asm
        INI34
                                 : origin = שארדט4, lengtn = שאטשטע
 LOZ
                     https://turtiging.oxffph length = 0x0002
104
        INT35
105
        INT36
                                 : origin = 0xFFDA, length = 0x0002
106
        INT37
                     Wechatorcolletoffos, length = 0x0002
107
        INT38
        INT39
108
```

We add the **label of the ISR** to the Interrupt Vectors (at the end of \*.asm)

```
.sect ".int37" Identifies address 0xFFDA
.short P1_ISR
.sect ".reset"
.short RESET
```